### 100V N-Channel PowerTrench<sup>®</sup> MOSFET

### **General Description**

**FAIRCHILE** 

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $R_{DS(ON)}$  and fast switching speed.

### Applications

- DC/DC converter
- Load Switching

### Features

- 3.7 A, 100 V.  $R_{DS(ON)} = 70 \text{ m}\Omega \textcircled{0} V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 80 \text{ m}\Omega \textcircled{0} V_{GS} = 6.0 \text{ V}$
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- Low gate charge (23nC typical)
- High power and current handling capability
- Fast switching speed.





### Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                                                   | Parameter                                        |                                                                 |               |       | Ratings     | Units |
|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------|---------------|-------|-------------|-------|
| V <sub>DSS</sub>                                         | Drain-Sourc                                      | Drain-Source Voltage                                            |               |       | 100         |       |
| V <sub>GSS</sub>                                         | Gate-Source Voltage                              |                                                                 |               |       | ± 20        |       |
| I <sub>D</sub>                                           | Drain Curre                                      | nt – Continuous                                                 | (Note         | e 1a) | 3.7         | А     |
|                                                          | – Pulsed                                         |                                                                 |               |       | 20          |       |
| PD                                                       | Maximum P                                        | ower Dissipation                                                | (Note         | e 1a) | 2           | W     |
|                                                          |                                                  |                                                                 | (Note         | e 1b) | 1.1         |       |
| T <sub>J</sub> , T <sub>STG</sub>                        | Operating and Storage Junction Temperature Range |                                                                 |               | nge   | -55 to +150 |       |
|                                                          | 1 0                                              |                                                                 |               | 0     |             |       |
| Therma                                                   | I Charact                                        |                                                                 | Ambient (Note | e 1a) | 60          | °C/W  |
|                                                          | I Charact                                        | teristics                                                       | Ambient (Note |       | 60<br>111   | °C/W  |
| Therma                                                   | I Charact                                        | teristics                                                       | (Note         |       | ~ ~         | °C/W  |
| <b>Therma</b><br>R <sub>θJA</sub><br>R <sub>θJC</sub>    | I Charact                                        | teristics<br>sistance, Junction-to-A<br>sistance, Junction-to-C | (Note         | e 1b) | 111         | °C/W  |
| Therma<br>R <sub>θJA</sub><br>R <sub>θJC</sub><br>Packag | I Charact                                        | teristics<br>sistance, Junction-to-A                            | (Note         | e 1b) | 111         | C/W   |

©2004 Fairchild Semiconductor Corporation

**Electrical Characteristics**  $T_{A} = 25^{\circ}C$  unless otherwise noted Min Symbol **Parameter** Тур Max Units **Test Conditions** Drain-Source Avalanche Ratings (Note 2) Single Pulse,  $V_{DD}$  = 50 V,  $I_D$ =  $W_{\text{DSS}}$ Drain-Source Avalanche Energy 244 mJ 3.7Å  $I_{AR}$ Drain-Source Avalanche Current 3.7 А **Off Characteristics** Drain-Source Breakdown Voltage  $V_{GS} = 0 V$ , I<sub>D</sub> = 250 μA 100 V  $\mathsf{BV}_{\mathsf{DSS}}$  $\Delta BV_{DSS}$ Breakdown Voltage Temperature  $I_D = 250 \ \mu A$ , Referenced to  $25^{\circ}C$ 114 mV/°C Coefficient  $\Delta T_{\rm J}$  $I_{\text{DSS}}$ Zero Gate Voltage Drain Current  $V_{DS} = 80 V$ ,  $V_{GS} = 0 V$ 10 μΑ Zero Gate Voltage Drain Current  $V_{DS} = 30 V, V_{GS} = 0 V$ 1 μA IDSS Gate-Body Leakage, Forward  $V_{GS} = 20 V$ ,  $V_{DS} = 0 V$ 100 nA I<sub>GSSF</sub> Gate-Body Leakage, Reverse  $V_{GS} = -20 V$ ,  $V_{DS} = 0 V$ -100  $I_{GSSR}$ nA **On Characteristics** (Note 2) Gate Threshold Voltage  $V_{GS(th)}$ V  $V_{DS} = V_{GS}$ , I<sub>D</sub> = 250 μA 2 2.5 4 Gate Threshold Voltage -7.4  $\Delta V_{GS(th)}$  $I_D$  = 250  $\mu$ A, Referenced to 25°C mV/°C Temperature Coefficient  $\Delta T_{\rm J}$  $R_{\text{DS(on)}}$ Static Drain-Source  $V_{GS}$  = 10 V,  $I_{D}$  = 3.7 A 55 70 mΩ On Resistance  $V_{GS} = 6.0 \text{ V}, \text{ I}_{D} = 3.5 \text{ A}$ 58 80 V<sub>GS</sub> = 10 V, I<sub>D</sub> = 3.7 A, T<sub>J</sub> = 125°C 104 139 S Forward Transconductance  $V_{DS} = 10 \text{ V}, \text{ I}_{D} = 3.7 \text{ A}$ 19  $\mathbf{g}_{\mathsf{FS}}$ **Dynamic Characteristics** Input Capacitance  $V_{DS} = 50 V$ ,  $V_{GS} = 0 V$ , 1215 pF  $C_{\text{iss}}$ f = 1.0 MHz Coss **Output Capacitance** 72 pF  $C_{\text{rss}}$ Reverse Transfer Capacitance 39 pF  $R_{G}$ Gate Resistance  $V_{GS}$  = 15 mV, f = 1.0 MHz 1.1 Ω Switching Characteristics (Note 2) Turn-On Delay Time 9 18 ns t<sub>d(on)</sub> tr Turn-On Rise Time 4 8 ns Turn–Off Delay Time 28 t<sub>d(off)</sub> 45 ns Turn–Off Fall Time tf 10 20 ns Qg Total Gate Charge V<sub>DS</sub> = 50 V,  $I_{D} = 3.7 A,$ 23 32 nC  $V_{GS} = 10 V$ Q<sub>gs</sub> Gate-Source Charge 4.8 nC  $Q_{gd}$ Gate-Drain Charge 5.4 nC

|                       | al Characteristics            | $T_A = 25^{\circ}C$ unless otherwise noted  |     |     |     |       |
|-----------------------|-------------------------------|---------------------------------------------|-----|-----|-----|-------|
| Symbol                | Parameter                     | Test Conditions                             | Min | Тур | Max | Units |
| Drain-So              | ource Diode Characteristics   | and Maximum Ratings                         |     |     |     |       |
| t <sub>rr</sub>       | Diode Reverse Recovery Time   | $I_{\rm F} = 3.7  {\rm A},$                 |     | 41  |     | nS    |
| -11                   |                               | 1F 0.1 / 1,                                 |     |     |     |       |
|                       | Diode Reverse Recovery Charge | $d_{iF}/d_{t} = 100 \text{ A}/\mu \text{s}$ |     | 107 |     | nC    |
| Q <sub>rr</sub><br>Is | ,                             | $d_{iF}/d_t = 100 \text{ A}/\mu\text{s}$    |     | 107 | 2.1 | -     |

Notes:

1.  $R_{0LA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{0LC}$  is guaranteed by design while  $R_{0CA}$  is determined by the user's board design.



a) 60°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper



b) 111°C/W when mounted on a minimum pad of 2 oz copper

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%

# FDC3616N





FDC3616N Rev C1 (W)



### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACExTMFACT Quiet SeriesTMActiveArrayTMFAST®BottomlessTMFASTrTMCoolFETTMFPSTMCROSSVOLTTMFRFETTMDOMETMGlobalOptoisolatorTMEcoSPARKTMGTOTME²CMOSTMHiSeCTMEnSignaTM $PCTM$ FACTTMImpliedDisconnectTMAcross the board. Around the world.TMThe Power FranchiseTMProgrammable Active DroopTM | $ISOPLANAR^{TM}$ $LittleFET^{TM}$ $MICROCOUPLER^{TM}$ $MicroFET^{TM}$ $MicroPak^{TM}$ $MICROWIRE^{TM}$ $MSX^{TM}$ $MSXPro^{TM}$ $OCX^{TM}$ $OCXPro^{TM}$ $OCXPro^{TM}$ $OPTOLOGIC^{(B)}$ $OPTOPLANAR^{TM}$ $PACMAN^{TM}$ | POP <sup>TM</sup><br>Power247 <sup>TM</sup><br>PowerTrench <sup>®</sup><br>QFET <sup>®</sup><br>QS <sup>TM</sup><br>QT Optoelectronics <sup>TM</sup><br>Quiet Series <sup>TM</sup><br>RapidConfigure <sup>TM</sup><br>RapidConnect <sup>TM</sup><br>SILENT SWITCHER <sup>®</sup><br>SMART START <sup>TM</sup><br>SPM <sup>TM</sup><br>Stealth <sup>TM</sup> | SuperFET <sup>TM</sup><br>SuperSOT <sup>TM</sup> -3<br>SuperSOT <sup>TM</sup> -6<br>SuperSOT <sup>TM</sup> -8<br>SyncFET <sup>TM</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO <sup>TM</sup><br>TruTranslation <sup>TM</sup><br>UHC <sup>TM</sup><br>UltraFET <sup>®</sup><br>VCX <sup>TM</sup> |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Product Status            | Definition                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |